## **Document Title**

## 128M x 8 Bits NAND Flash Memory

## **Revision History**

| Revision No. | <u>History</u>                                                                | <b>Draft Date</b> | <u>Remark</u> |
|--------------|-------------------------------------------------------------------------------|-------------------|---------------|
| 0.0          | Initial issue.                                                                | Aug. 7th 2003     | Advanced      |
| 0.1          | tR is changed. [Old : $12\mu s(Max.)$ , New : $15\mu s(Max.)$ ]               | Oct. 20th 2003    | Preliminary   |
| 0.2          | TE must be held low during tR added.                                          | Mar. 9th 2004     | Preliminary   |
| 0.3          | 1. Add the Protrusion/Burr value in WSOP1 PKG Diagram.                        | Apr. 24th 2004    | Preliminary   |
| 0.4          | 1. PKG(TSOP1, WSOP1) Dimension Change                                         | May. 24th 2004    | Preliminary   |
| 0.5          | Technical note is changed     Note1 of Program/Erase characteristics is added | Oct. 25th 2004    | Preliminary   |

Note: For more detailed features and specifications including FAQ, please refer to Samsung's Flash web site. http://www.samsung.com/Products/Semiconductor/

The attached datasheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions about device. If you have any questions, please contact the SAMSUNG branch office near you.



## 128M x 8 Bits NAND Flash Memory

### **PRODUCT LIST**

| Part Number    | Vcc Range     | Organization | PKG Type |
|----------------|---------------|--------------|----------|
| K9T1G08U0M-Y,P | 2.7V ~ 3.6V   | X8           | TSOP1    |
| K9T1G08U0M-V,F | 2.7 V ~ 3.0 V | 70           | WSOP1    |

#### **FEATURES**

• Voltage Supply : 2.7V ~ 3.6V

Organization

- Memory Cell Array: (128M + 4,096K)bits x 8bits

- Data Register: (512 + 16)bits x 8bits

• Automatic Program and Erase

- Page Program: (512 + 16)bits x 8bits

- Block Erase: (16K + 512)Bytes

• Page Read Operation

- Page Size : (512 + 16)Bytes - Random Access : 15μs(Max.)

- Serial Page Access: 50ns(Min.)

• Fast Write Cycle Time

- Program time :  $200\mu s(Typ.)$ 

Block Erase Time : 2ms(Typ.)Command/Address/Data Multiplexed I/O Port

Hardware Data Protection

- Program/Erase Lockout During Power Transitions

• Reliable CMOS Floating-Gate Technology

- Endurance : 100K Program/Erase Cycles

- Data Retention : 10 Years

• Command Register Operation

• Intelligent Copy-Back

• Unique ID for Copyright Protection

Package

- K9T1G08U0M-YCB0/YIB0

48 - Pin TSOP I (12 X 20 / 0.5 mm pitch)

- K9T1G08U0M-VCB0/VIB0

48 - Pin WSOP I (12 X 17 X 0.7mm)

- K9T1G08U0M-PCB0/PIB0

48 - Pin TSOP I (12 X 20 / 0.5 mm pitch)- Pb-free Package

- K9T1G08U0M-FCB0/FIB0

48 - Pin WSOP I (12 X 17 X 0.7mm)- Pb-free Package

\* K9T1G08U0M-V,F(WSOPI), K9T1G08U0M-Y,P(TSOP1) is the same device as except package type.

## **GENERAL DESCRIPTION**

Offered in 128Mx8bits, the K9T1G08U0M is 1Gbit with spare 32Mbit capacity. The device is offered in 3.3V Vcc. Its NAND cell provides the most cost-effective solution for the solid state mass storage market. A program operation can be performed in typical 200 $\mu$ s on the 528-bytes and an erase operation can be performed in typical 2ms on a 16K-bytes block. Data in the page can be read out at 50ns cycle time per byte. The I/O pins serve as the ports for address and data input/output as well as command input. The on-chip write control automates all program and erase functions including pulse repetition, where required, and internal verification and margining of data. Even the write-intensive systems can take advantage of the K9T1G08U0M's extended reliability of 100K program/erase cycles by providing ECC(Error Correcting Code) with real time mapping-out algorithm.

The K9T1G08U0M is an optimum solution for large nonvolatile storage applications such as solid state file storage and other portable applications requiring non-volatility.



## **PIN CONFIGURATION (TSOP1)**

#### K9T1G08U0M-YCB0,PCB0/YIB0,PIB0



#### PACKAGE DIMENSIONS

### 48-PIN LEAD/LEAD FREE PLASTIC THIN SMALL OUT-LINE PACKAGE TYPE(I)





## **PIN CONFIGURATION (WSOP1)**

### K9T1G08U0M-VCB0,FCB0/VIB0,FIB0



### **PACKAGE DIMENSIONS**

## 48-PIN LEAD PLASTIC VERY VERY THIN SMALL OUT-LINE PACKAGE TYPE (I)





## **PIN DESCRIPTION**

| Pin Name    | Pin Function                                                                                                                                                                                                                                                                                                                              |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/Oo ~ I/O7 | DATA INPUTS/OUTPUTS  The I/O pins are used to input command, address and data, and to output data during read operations. The I/O pins float to high-z when the chip is deselected or when the outputs are disabled.                                                                                                                      |
| CLE         | COMMAND LATCH ENABLE  The CLE input controls the activating path for commands sent to the command register. When active high, commands are latched into the command register through the I/O ports on the rising edge of the WE signal.                                                                                                   |
| ALE         | ADDRESS LATCH ENABLE  The ALE input controls the activating path for address to the internal address registers. Addresses are latched on the rising edge of WE with ALE high.                                                                                                                                                             |
| CE          | CHIP ENABLE The CE input is the device selection control. When the device is in the Busy state, CE high is ignored, and the device does not return to standby mode in program or erase opertion. Regarding CE control during read operation, refer to 'Page read' section of Device operation.                                            |
| RE          | READ ENABLE The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid tREA after the falling edge of RE which also increments the internal column address counter by one.                                                                                                              |
| WE          | WRITE ENABLE The WE input controls writes to the I/O port. Commands, address and data are latched on the rising edge of the WE pulse.                                                                                                                                                                                                     |
| WP          | WRITE PROTECT The WP pin provides inadvertent write/erase protection during power transitions. The internal high voltage generator is reset when the WP pin is active low.                                                                                                                                                                |
| R/B         | READY/BUSY OUTPUT The R/B output indicates the status of the device operation. When low, it indicates that a program, erase or random read operation is in process and returns to high state upon completion. It is an open drain output and does not float to high-z condition when the chip is deselected or when outputs are disabled. |
| VccQ        | OUTPUT BUFFER POWER  VccQ is the power supply for Output Buffer.  VccQ is internally connected to Vcc, thus should be biased to Vcc.                                                                                                                                                                                                      |
| Vcc         | POWER Vcc is the power supply for device.                                                                                                                                                                                                                                                                                                 |
| Vss         | GROUND                                                                                                                                                                                                                                                                                                                                    |
| N.C         | NO CONNECTION Lead is not internally connected.                                                                                                                                                                                                                                                                                           |
| DNU         | DO NOT USE Leave it disconnected.                                                                                                                                                                                                                                                                                                         |

**NOTE**: Connect all Vcc and Vss pins of each device to common power supply outputs.

Do not leave Vcc or Vss disconnected.



Figure 1. K9T1G08U0M FUNCTIONAL BLOCK DIAGRAM



Figure 2. K9T1G08U0M ARRAY ORGANIZATION



|           | I/O 0       | I/O 1       | I/O 2       | I/O 3       | I/O 4       | I/O 5      | I/O 6       | I/O 7       |
|-----------|-------------|-------------|-------------|-------------|-------------|------------|-------------|-------------|
| 1st Cycle | Ao          | <b>A</b> 1  | <b>A</b> 2  | Аз          | A4          | <b>A</b> 5 | <b>A</b> 6  | <b>A</b> 7  |
| 2nd Cycle | <b>A</b> 9  | <b>A</b> 10 | A11         | <b>A</b> 12 | <b>A</b> 13 | A14        | <b>A</b> 15 | <b>A</b> 16 |
| 3rd Cycle | <b>A</b> 17 | <b>A</b> 18 | <b>A</b> 19 | A20         | <b>A</b> 21 | A22        | A23         | A24         |
| 4th Cycle | A25         | <b>A</b> 26 | *L          | *L          | *L          | *L         | *L          | *L          |

Column Address Row Address (Page Address)

NOTE: Column Address: Starting Address of the Register.

00h Command(Read) : Defines the starting address of the 1st half of the register.

 ${\tt 01h\ Command}(Read): Defines\ the\ starting\ address\ of\ the\ 2nd\ half\ of\ the\ register.$ 

<sup>\*</sup> The device ignores any additional input of address cycles than reguired.



<sup>\*</sup> A8 is set to "Low" or "High" by the 00h or 01h Command.

<sup>\*</sup> L must be set to "Low".

#### **Product Introduction**

The K9T1G08U0M is a 1,056Mbits(1,107,296,256 bits) memory organized as 262,144 rows(pages) by 528 columns. Spare sixteen columns are located from column address of 512 to 527. A 528-bytes data register is connected to memory cell arrays accommodating data transfer between the I/O buffers and memory during page read and page program operations. The memory array is made up of 16 cells that are serially connected to form a NAND structure. Each of the 16 cells resides in a different page. A block consists of the 32 pages formed two NAND structures. A NAND structure consists of 16 cells. Total 8,448 NAND structures reside in a block. The array organization is shown in Figure 2. The program and read operations are executed on a page basis, while the erase operation is executed on a block basis. The memory array consists of 8,192 separately erasable 16K-bytes blocks. It indicates that the bit by bit erase operation is prohibited on the K9T1G08U0M.

The K9T1G08U0M has addresses multiplexed into 8 I/O's. This scheme dramatically reduces pin counts and allows systems upgrades to future densities by maintaining consistency in system board design. Command, address and data are all written through I/O's by bringing  $\overline{\text{WE}}$  to low while  $\overline{\text{CE}}$  is low. Data is latched on the rising edge of  $\overline{\text{WE}}$ . Command Latch Enable(CLE) and Address Latch Enable(ALE) are used to multiplex command and address respectively, via the I/O pins. The 128M byte physical space requires 27 addresses, thereby requiring four cycles for byte-level addressing : 1 cycle of column address, 3 cycles of row address, in that order. Page Read and Page Program need the same four address cycles following the required command input. In Block Erase operation, however, only the 3 cycles of row address are used. Device operations are selected by writing specific commands into the command register. Table 1 defines the specific commands of the K9T1G08U0M.

The device provides simultaneous program/erase capability up to four pages/blocks. By dividing the memory array into four 256Mbit separate planes, simultaneous multi-plane operation dramatically increases program/erase performance by 4X while still maintaining the conventional 512 bytes structure. The extended pass/fail status for multi-plane program/erase allows system software to quickly identify the failing page/block out of selected multiple pages/blocks. Usage of multi-plane operations will be described further throughout this document.

In addition to the enhanced architecture and interface, the device incorporates copy-back program feature from one page to another of the same plane without the need for transporting the data to and from the external buffer memory. Since the time-consuming burst-reading and data-input cycles are removed, system performance for solid-state disk application is significantly increased.

The device includes one block sized OTP(One Time Programmable), which can be used to increase system security or to provide identification capabilities. Detailed information can be obtained by contact with Samsung.

**Table 1. Command Sets** 

| Function                               | 1'st Cycle             | 2'nd<br>Cycle | 3'rd Cycle | 4'th Cycle | 5'th Cycle | Acceptable Command during Busy |
|----------------------------------------|------------------------|---------------|------------|------------|------------|--------------------------------|
| Read 1                                 | 00h/01h <sup>(1)</sup> | -             | -          | -          | -          |                                |
| Read 2                                 | 50h                    | -             | -          | -          | -          |                                |
| Read ID                                | 90h/91h                | -             | -          | -          | -          |                                |
| Reset                                  | FFh                    | -             | -          | -          | -          | 0                              |
| Page Program (True) <sup>(2)</sup>     | 80h                    | 10h           | -          | -          | -          |                                |
| Page Program (Dummy) <sup>(2)</sup>    | 80h                    | 11h           | -          | -          | -          |                                |
| Copy-Back Program(True) <sup>(2)</sup> | 00h                    | 8Ah           | 10h        | -          | -          |                                |
| Copy-Back Program(Dummy)(2)            | 03h                    | 8Ah           | 11h        | -          | -          |                                |
| Block Erase                            | 60h                    | D0h           | -          | -          | -          |                                |
| Multi-Plane Block Erase                | 60h60h                 | D0h           | -          | -          | -          |                                |
| Read Status                            | 70h                    | -             | -          | -          | -          | 0                              |
| Read Multi-Plane Status                | 71h <sup>(3)</sup>     | -             | -          | -          | -          | 0                              |

NOTE: 1. The 00h/01h command defines starting address of the 1st/2nd half of registers.

After data access on the 2nd half of register by the 01h command, the status pointer is automatically moved to the 1st half register(00h) on the next cycle.

2. Page Program(True) and Copy-Back Program(True) are available on 1 plane operation.

Page Program(Dummy) and Copy-Back Program(Dummy) are available on the 2nd, 3rd, 4th plane of multi-plane operation.

3. The 71h command should be used for read status of Multi Plane operation.

Caution: Any undefined command inputs are prohibited except for above command set of Table 1.



## **Memory Map**

The device is arranged in four 256Mbits memory planes. Each plane contains 2,048 blocks and 528 bytes page register. This allows it to perform simultaneous page program and block erase by selecting one page or block from each plane. The block address map is configured so that multi-plane program/erase operations can be executed for every four sequential blocks.

Figure 3. Memory Array Map





## **ABSOLUTE MAXIMUM RATINGS**

| Р                           | arameter        | Symbol   | Rating       | Unit     |  |
|-----------------------------|-----------------|----------|--------------|----------|--|
| Voltago on any nin rolativo | to VCC          | VIN/OUT  | -0.6 to +4.6 | V        |  |
| Voltage on any pin relative | 10 733          | Vcc/Vccq | -0.6 to +4.6 | <b>V</b> |  |
| Tanan anatura Unidan Dias   | K9T1G08U0M-XCB0 | Taura    | -10 to +125  | 0.0      |  |
| Temperature Under Bias      | K9T1G08U0M-XIB0 | TBIAS    | -40 to +125  | °C       |  |
| Storage Temperature         |                 | Тѕтс     | -65 to +150  | °C       |  |
| Short Circuit Current       |                 | los      | 5            | mA       |  |

### NOTE:

- 1. Minimum DC voltage is -0.6V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <30ns.

  Maximum DC voltage on input/output pins is Vcc+0.3V which, during transitions, may overshoot to Vcc+2.0V for periods <20ns.
- 2. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### RECOMMENDED OPERATING CONDITIONS

(Voltage reference to GND at the condision of K9T1G08U0M-XCB0 : TA=0 to 70°C or K9T1G08U0M-XIB0 : TA=-40 to 85°C)

| Parameter      | Symbol | Min | Тур. | Max | Unit |
|----------------|--------|-----|------|-----|------|
|                | Vcc    | 2.7 | 3.3  | 3.6 | V    |
| Supply Voltage | Vccq   | 2.7 | 3.3  | 3.6 | V    |
|                | Vss    | 0   | 0    | 0   | V    |

## DC AND OPERATING CHARACTERISTICS (Recommended operating conditions otherwise noted.)

| F                         | Paramete                        | Symbol   | Test Conditions            | Min  | Тур      | Max     | Unit |
|---------------------------|---------------------------------|----------|----------------------------|------|----------|---------|------|
|                           | Sequential Read                 | Icc1     | tRC=50ns, CE=VIL, IOUT=0mA | -    | 10       | 20      |      |
| Operating<br>Current      | Program                         | Icc2     | -                          | -    | 10       | 20      | mA   |
| Curron                    | Erase                           | Icc3     | -                          | -    | 10       | 20      | IIIA |
| Stand-by Curre            | ent(TTL)                        | IsB1     | CE=VIH, WP=0V/Vcc          | -    | -        | 1       |      |
| Stand-by Curre            | ent(CMOS)                       | IsB2     | CE=Vcc-0.2, WP=0V/Vcc      | -    | 10       | 50      |      |
| Input Leakage Current     |                                 | ILI      | VIN=0 to Vcc(max)          | -    | -        | ±10     | μΑ   |
| Output Leakage Current    |                                 | lLO      | Vout=0 to Vcc(max)         | -    | -        | ±10     |      |
| Innut High Volt           | vid High Voltage                |          | I/O pins 2.0 -             |      | Vccq+0.3 |         |      |
| Input High Volt           | age                             | VIH      | Except I/O pins            | 2.0  | -        | Vcc+0.3 |      |
| Input Low Volta           | t Low Voltage, All inputs VIL - |          | -                          | -0.3 | -        | 0.8     | V    |
| Output High Voltage Level |                                 | Vон      | Ιοн=-400μΑ                 | 2.4  | -        | -       |      |
| Output Low Voltage Level  |                                 | Vol      | IoL=2.1mA                  | -    | -        | 0.4     |      |
| Output Low Cu             | rrent(R/B)                      | IoL(R/B) | VoL=0.4V                   | 8    | 10       | -       | mA   |

#### Notes:

1. Typical values are measured at Vcc=3.3V, Ta=25°C. And not 100% tested.



### **VALID BLOCK**

| Parameter          | Symbol | Min   | Тур. | Max   | Unit   |
|--------------------|--------|-------|------|-------|--------|
| Valid Block Number | N∨B    | 8,052 | -    | 8,192 | Blocks |

#### NOTE:

- 1. The K9T1G08U0M may include invalid blocks when first shipped. Additional invalid blocks may develop while being used. The number of valid blocks is presented with both cases of invalid blocks considered. Invalid blocks are defined as blocks that contain one or more bad bits. Do not erase or program factory-marked bad blocks. Refer to the attached technical notes for a appropriate management of invalid blocks.
- 2. The 1st block, which is placed on 00h block address, is fully guaranteed to be a valid block, does not require Error Correction up to 1K Program/Erase cycles
- 3. Minimum 2,013 valid blocks are guaranteed for each contiguous 256Mb memory space.

### **AC TEST CONDITION**

(K9T1G08U0M-XCB0:TA=0 to 70°C, K9T1GXXU0M-XIB0:TA=-40 to 85°C)

| Parameter                      | Value                                                                                |
|--------------------------------|--------------------------------------------------------------------------------------|
| Input Pulse Levels             | 0.4V to 2.4V                                                                         |
| Input Rise and Fall Times      | 5ns                                                                                  |
| Input and Output Timing Levels | 1.5V                                                                                 |
| Output Load                    | VccQ=3.0V+/-10%: 1 TTL GATE and CL= 50pF<br>VccQ=3.3V+/-10%: 1 TTL GATE and CL=100pF |

### CAPACITANCE(TA=25°C, Vcc=3.3V, f=1.0MHz)

| Item                     | Symbol | Test Condition | Min | Max | Unit |
|--------------------------|--------|----------------|-----|-----|------|
| Input/Output Capacitance | CI/O   | VIL=0V         | -   | 10  | pF   |
| Input Capacitance        | CIN    | VIN=0V         | -   | 10  | pF   |

NOTE: Capacitance is periodically sampled and not 100% tested.

#### MODE SELECTION

| CLE | ALE              | CE | WE | RE | WP                    | Mode                |                          |  |
|-----|------------------|----|----|----|-----------------------|---------------------|--------------------------|--|
| Н   | L                | L  | F  | Н  | Х                     | Read Mode           | Command Input            |  |
| L   | Н                | L  |    | Н  | Х                     | ricad Mode          | Address Input (4 clocks) |  |
| Н   | L                | L  |    | Н  | Н                     | Write Mode          | Command Input            |  |
| L   | Н                | L  |    | Н  | Н                     | write wode          | Address Input (4 clocks) |  |
| L   | L                | L  |    | Н  | Н                     | Data Input          |                          |  |
| L   | L                | L  | Н  | 7  | Х                     | Data Output         |                          |  |
| L   | L                | L  | Н  | Н  | Х                     | During Read (Busy)  |                          |  |
| Х   | Х                | Х  | Х  | Х  | Н                     | During Program (    | Busy)                    |  |
| Х   | Х                | Х  | Х  | Х  | Н                     | During Erase (Busy) |                          |  |
| Х   | X <sup>(1)</sup> | Х  | Х  | Х  | L                     | Write Protect       |                          |  |
| Х   | Х                | Н  | Х  | Х  | 0V/Vcc <sup>(2)</sup> | Stand-by            |                          |  |

NOTE: 1. X can be VIL or VIH.

## **Program / Erase Characteristics**

| Parameter                               |             | Symbol               | Min | Тур | Max | Unit  |
|-----------------------------------------|-------------|----------------------|-----|-----|-----|-------|
| Program Time                            |             | tPROG <sup>(1)</sup> | -   | 200 | 500 | μS    |
| Dummy Busy Time for Multi Plane Program |             | tdbsy                |     | 1   | 10  | μS    |
| Number of Partial Program Cycles        | Main Array  | Nop                  | -   | -   | 1   | cycle |
| in the Same Page                        | Spare Array |                      | -   | -   | 2   | cycle |
| Block Erase Time                        |             | tBERS                | -   | 2   | 3   | ms    |

NOTE: 1.Typical program time is defined as the time within more than 50% of the whole pages are programmed at Vcc of 3.3V and 25°C



<sup>2.</sup> WP should be biased to CMOS high or CMOS low for standby.

## AC Timing Characteristics for Command / Address / Data Input

| Parameter         | Symbol | Min    | Max | Unit |
|-------------------|--------|--------|-----|------|
| CLE Set-up Time   | tcls   | 0      | -   | ns   |
| CLE Hold Time     | tсьн   | 5      | -   | ns   |
| CE Setup Time     | tcs    | 0      |     | ns   |
| CE Hold Time      | tсн    | 5      | -   | ns   |
| WE Pulse Width    | twp    | 25 (1) | -   | ns   |
| ALE Setup Time    | tals   | 0      | -   | ns   |
| ALE Hold Time     | talh   | 5      | -   | ns   |
| Data Setup Time   | tos    | 20     | -   | ns   |
| Data Hold Time    | tDH    | 5      | -   | ns   |
| Write Cycle Time  | twc    | 45     | -   | ns   |
| WE High Hold Time | twн    | 15     | -   | ns   |

### NOTE:

## **AC Characteristics for Operation**

| Parameter                                               | Symbol | Min | Max             | Unit |
|---------------------------------------------------------|--------|-----|-----------------|------|
| Data Transfer from Cell to Register                     | tr     | -   | 15              | μS   |
| ALE to RE Delay                                         | tar    | 10  | -               | ns   |
| CLE to RE Delay                                         | tclr   | 10  | -               | ns   |
| Ready to RE Low                                         | trr    | 20  | -               | ns   |
| RE Pulse Width                                          | trp    | 25  | -               | ns   |
| WE High to Busy                                         | twв    | -   | 100             | ns   |
| Read Cycle Time                                         | trc    | 50  | -               | ns   |
| CE Access Time                                          | tcea   | -   | 45              | ns   |
| RE Access Time                                          | trea   | -   | 30              | ns   |
| RE High to Output Hi-Z                                  | trhz   | -   | 30              | ns   |
| CE High to Output Hi-Z                                  | tcHz   | -   | 20              | ns   |
| RE or CE High to Output hold                            | toн    | 15  | -               | ns   |
| RE High Hold Time                                       | treh   | 15  | -               | ns   |
| Output Hi-Z to RE Low                                   | tır    | 0   | -               | ns   |
| WE High to RE Low                                       | twhr   | 60  | -               | ns   |
| Device Resetting Time(Read/Program/Erase)               | trst   | -   | 5/10/500(1)     | μS   |
| Last RE High to Busy(at sequential read)                | trb    | -   | 100             | ns   |
| CE High to Ready(in case of interception by CE at read) | tcry   | -   | 50 + tr(R/B)(3) | ns   |
| CE High Hold Time(at the last serial read)(2)           | tcen   | 100 | -               | ns   |

### NOTE:

- 1. If reset command(FFh) is written at Ready state, the device goes into Busy for maximum 5us.
  2. To break the sequential read cycle, CE must be held high for longer time than tCEH.
  3. The time to Ready depends on the value of the pull-up resistor tied R/B pin.



<sup>1.</sup> If tCS is set less than 10ns, tWP must be minimum 35ns, otherwise, tWP may be minimum 25ns.

### NAND Flash Technical Notes

#### Initial Invalid Block(s)

Initial invalid blocks are defined as blocks that contain one or more initial invalid bits whose reliability is not guaranteed by Samsung. The information regarding the initial invalid block(s) is so called as the initial invalid block information. Devices with initial invalid block(s) have the same quality level as devices with all valid blocks and have the same AC and DC characteristics. An initial invalid block(s) does not affect the performance of valid block(s) because it is isolated from the bit line and the common source line by a select transistor. The system design must be able to mask out the initial invalid block(s) via address mapping. The 1st block, which is placed on 00h block address, is fully guaranteed to be a valid block, does not require Error Correction up to 1K Program/Erase cycles.

#### Identifying Initial Invalid Block(s)

All device locations are erased(FFh) except locations where the initial invalid block(s) information is written prior to shipping. The initial invalid block(s) status is defined by the 6th byte in the spare area. Samsung makes sure that either the 1st or 2nd page of every initial invalid block has non-FFh data at the column address of 517. Since the initial invalid block information is also erasable in most cases, it is impossible to recover the information once it has been erased. Therefore, the system must be able to recognize the initial invalid block(s) based on the initial invalid block information and create the initial invalid block table via the following suggested flow chart(Figure 4). Any intentional erasure of the initial invalid block information is prohibited.



Figure 4. Flow chart to create initial invalid block table.

### **NAND Flash Technical Notes** (Continued)

#### Error in write or read operation

Within its life time, the additional invalid blocks may develop with NAND Flash memory. Refer to the qualification report for the block failure rate. The following possible failure modes should be considered to implement a highly reliable system. In the case of status read failure after erase or program, block replacement should be done. Because program status fail during a page program does not affect the data of the other pages in the same block, block replacement can be executed with a page-sized buffer by finding an erased empty block and reprogramming the current target data and copying the rest of the replaced block. In case of Read, ECC must be employed. To improve the efficiency of memory space, it is recommended that the read failure due to single bit error should be reclaimed by ECC without any block replacement. The block failure rate in the qualification report does not include those reclaimed blocks.

| Failure Mode |                    | Detection and Countermeasure sequence        |  |
|--------------|--------------------|----------------------------------------------|--|
| Write        | Erase Failure      | Status Read after Erase> Block Replacement   |  |
| vviile       | Program Failure    | Status Read after Program> Block Replacement |  |
| Read         | Single Bit Failure | Verify ECC -> ECC Correction                 |  |

ECC : Error Correcting Code --> Hamming Code etc. Example) 1bit correction & 2bits detection

### **Program Flow Chart**



\* : If program operation results in an error, map out the block including the page in error and copy the target data to another block.



## NAND Flash Technical Notes (Continued)

## **Erase Flow Chart**

### **Read Flow Chart**



\* : If erase operation results in an error, map out the failing block and replace it with another block.

### **Block Replacement**



- \* Step1. When an error happens in the nth page of the Block 'A' during erase or program operation.
- \* Step2. Copy the nth page data of the Block 'A' in the buffer memory to the nth page of another free block. (Block 'B')
- \* Step3. Then, copy the data in the 1st ~ (n-1)th page to the same location of the Block 'B'.
- \* Step4. Do not further erase Block 'A' by creating an 'invalid Block' table or other appropriate scheme.



#### Pointer Operation of K9T1G08U0M

Samsung NAND Flash has three address pointer commands as a substitute for the two most significant column addresses. '00h' command sets the pointer to 'A' area(0~255byte), '01h' command sets the pointer to 'B' area(256~511byte), and '50h' command sets the pointer to 'C' area(512~527byte). With these commands, the starting column address can be set to any of a whole page(0~527byte). '00h' or '50h' is sustained until another address pointer command is inputted. '01h' command, however, is effective only for one operation. After any operation of Read, Program, Erase, Reset, Power\_Up is executed once with '01h' command, the address pointer returns to 'A' area by itself. To program data starting from 'A' or 'C' area, '00h' or '50h' command must be inputted before '80h' command is written. A complete read operation prior to '80h' command is not necessary. To program data starting from 'B' area, '01h' command must be inputted right before '80h' command is written.

Table 2. Destination of the pointer

| Command    | Pointer position               | Area                                   |
|------------|--------------------------------|----------------------------------------|
| 00h<br>01h | 0 ~ 255 byte<br>256 ~ 511 byte | 1st half array(A)<br>2nd half array(B) |
| 50h        | 512 ~ 527 byte                 | spare array(C)                         |



Figure 5. Block Diagram of Pointer Operation

#### (1) Command input sequence for programming 'A' area



#### (2) Command input sequence for programming 'B' area



#### (3) Command input sequence for programming 'C' area





## System Interface Using CE don't-care.

For an easier system interface,  $\overline{\text{CE}}$  may be inactive during the data-loading or sequential data-reading as shown below. The internal 528bytes page registers are utilized as separate buffers for this operation and the system design gets more flexible. In addition, for voice or audio applications which use slow cycle time on the order of u-seconds, de-activating  $\overline{\text{CE}}$  during the data-loading and reading would provide significant savings in power consumption.

Figure 6. Program Operation with CE don't-care.



## \* Command Latch Cycle



## \* Address Latch Cycle



## \* Input Data Latch Cycle



## \* Serial access Cycle after Read(CLE=L, $\overline{\text{WE}}$ =H, ALE=L)



 $\label{eq:NOTES:Transition} \mbox{NOTES: Transition is measured $\pm 200 mV$ from steady state voltage with load.} \\ \mbox{This parameter is sampled and not 100% tested.}$ 

## \* Status Read Cycle



## **READ1 OPERATION**(READ ONE PAGE)



# $\textbf{Read1 Operation}(\textbf{Intercepted by } \overline{\textbf{CE}})$



## Read2 Operation(Read One Page)





## Sequential Row Read Operation (Within a Block)



## **Page Program Operation**





## **BLOCK ERASE OPERATION**(ERASE ONE BLOCK)





2 Read Multi-Plane Status Command 71h A<sub>0</sub> ~ A<sub>7</sub> & A<sub>9</sub> ~ A<sub>26</sub> 528 Byte Data Address & Data Input 80h) **t**DBSY Last Plane Input & Program A<sub>0</sub> ~ A<sub>7</sub> & A<sub>9</sub> ~ A<sub>26</sub> 528 Byte Data Address & Data Input Multi-Plane Page Program Operation 80h) **t**DBSY A<sub>0</sub> ~ A<sub>7</sub> & A<sub>9</sub> ~ A<sub>26</sub> 528 Byte Data Address & Data Input tDBSY: typ. 1us max. 10us **tDBSY** 1 up to 528 Byte Data Command Serial Input (Dummy) **t**DBSY Max. three times repeatable Ex.) Four-Plane Page Program A<sub>0</sub> ~ A<sub>7</sub> & A<sub>9</sub> ~ A<sub>26</sub> 528 Byte Data Address & Data Input A0 ~ A7 \ A9 ~ A16 1/00/ R/B Sequential Data Input Command **←**tWC % 90h CLE <u>ŏ</u> ALE R/B WE 빙 묎



## **Multi-Plane Block Erase Operation**



<sup>\*</sup> For Multi-Plane Erase operation, Block address to be erased should be repeated before "D0H" command.

### Ex.) Four-Plane Block Erase Operation



## Read ID Operation (90 ID)



### **ID Defintition Table**

90 ID: Access command = 90H

|                      | Value | Description                    |
|----------------------|-------|--------------------------------|
| 1st Byte             | ECh   | Maker Code                     |
| 2 <sup>nd</sup> Byte | 79h   | Device Code                    |
| 3 <sup>rd</sup> Byte | A5h   | Must be don't -cared           |
| 4 <sup>th</sup> Byte | C0h   | Supports Multi Plane Operation |

# Read ID Operation (91 ID)





## **Copy-Back Program Operation**





### **Device Operation**

#### **PAGE READ**

Upon initial device power up, the device defaults to Read1 mode. This operation is also initiated by writing 00h to the command register along with four address cycles. Once the command is latched, it does not need to be written for the following page read operation. Three types of operations are available: random read, serial page read and sequential row read.

The random read mode is enabled when the page address is changed. The 528 bytes of data within the selected page are transferred to the data registers in less than  $15\mu s(tR)$ . The system controller can detect the completion of this data transfer(tR) by analyzing the output of R/B pin. If  $\overline{CE}$  goes high before the device returns to Ready, the random read operation is interrupted and Busy returns to Ready as the defined by tCRY. Since the operation was aborted, the serial page read does not output valid data. Once the data in a page is loaded into the registers, they may be read out in 50ns cycle time by sequentially pulsing  $\overline{RE}$ . High to low transitions of the  $\overline{RE}$  clock output the data stating from the selected column address up to the last column address.

The way the Read1 and Read2 commands work is like a pointer set to either the main area or the spare area. The spare area of 512 to 527 byte may be selectively accessed by writing the Read2 command. Addresses A<sub>0</sub> to A<sub>3</sub> set the starting address of the spare area while addresses A<sub>4</sub> to A<sub>7</sub> are ignored. The Read1 command(00h/01h) is needed to move the pointer back to the main area. Figures 8 to 10 show typical sequence and timings for each read operation.

After the data of last column address is clocked out, the next page is automatically selected for sequential row read. Waiting  $12\mu s$  again allows reading the selected page. The sequential row read operation is terminated by bringing  $\overline{CE}$  high. Unless the operation is aborted, the page address is automatically incremented for sequential row read as in Read1 operation and spare sixteen bytes of each page may be sequentially read. The Sequential Read 1 and 2 operation is allowed only within a block and after the last page of a block is readout, the sequential read operation must be terminated by bringing  $\overline{CE}$  high. When the page address moves onto the next block, read command and address must be given. Figures 9, 10 show typical sequence and timings for sequential row read operation.

Figure 8-1. Read1 Operation CLE CE WE **ALE** tR R/B RE 00h Start Add.(4Cycle) Data Output(Sequential) I/O0~7 A0 ~ A7 & A9 ~ A26 (00h Command) (01h Command) 1st half array 2st half array Main array Spare Field Data Field Data Field Spare Field

NOTE:

1) After data access on 2nd half array by 01h command, the start pointer is automatically moved to 1st half array (00h) at next cycle.





Figure 9. Sequential Row Read1 Operation



The Sequential Read 1 and 2 operation is allowed only within a block and after the last page of a block is readout, the sequential read operation must be terminated by bringing  $\overline{\text{CE}}$  high. When the page address moves onto the next block, read command and address must be given.



Figure 10. Sequential Row Read2 Operation



#### **PAGE PROGRAM**

The device is programmed basically on a page basis, but it does allow multiple partial page programing of a byte or consecutive bytes up to 528 byte, in a single page program cycle. The number of consecutive partial page programming operation within the same page without an intervening erase operation must not exceed 1 for main array and 2 for spare array. The addressing may be done in any random order in a block. A page program cycle consists of a serial data loading period in which up to 528 bytes of data may be loaded into the page register, followed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. Serial data loading can be started from 2nd half array by moving pointer. About the pointer operation, please refer to the attached technical notes.

The serial data loading period begins by inputting the Serial Data Input command(80h), followed by the four cycle address input and then serial data loading. The bytes other than those to be programmed do not need to be loaded. The Page Program confirm command(10h) initiates the programming process. Writing 10h alone without previously entering the serial data will not initiate the programming process. The internal write state control automatically executes the algorithms and timings necessary for program and verify, thereby freeing the system controller for other tasks. Once the program process starts, the Read Status Register command may be entered, with RE and CE low, to read the status register. The system controller can detect the completion of a program cycle by monitoring the R/B output, or the Status bit(I/O 6) of the Status Register. Only the Read Status command and Reset command are valid while programming is in progress. When the Page Program is complete, the Write Status Bit(I/O 0) may be checked(Figure 11). The internal write verify detects only errors for "1"s that are not successfully programmed to "0"s. The command register remains in Read Status command mode until another valid command is written to the command register.

Figure 11. Program & Read Status Operation





#### **BLOCK ERASE**

The Erase operation is done on a block(16K Bytes) basis. Block address loading is accomplished in three cycles initiated by an Erase Setup command(60h). Only address A14 to A26 is valid while A9 to A13 is ignored. The Erase Confirm command(D0h) following the block address loading initiates the internal erasing process. This two-step sequence of setup followed by execution command ensures that memory contents are not accidentally erased due to external noise conditions.

At the rising edge of WE after the erase confirm command input, the internal write controller handles erase and erase-verify. When the erase operation is completed, the Write Status Bit(I/O 0) may be checked. Figure 12 details the sequence.

Figure 12. Block Erase Operation



#### Multi-Plane Page Program

Multi-Plane Page Program is an extension of Page Program, which is executed for a single plane with 528 bytes page register. Since the device is equipped with four memory planes, activating the four sets of 528 bytes page register enables a simultaneous programming of four pages. Partial activation of four planes is also permitted.

After writing the first set of data up to 528 byte into the selected page register, Dummy Page Program command (11h) instead of actual Page Program (10h) is inputted to finish data-loading of the current plane and move to the next plane. Since no programming process is involved, R/B remains in Busy state for a short period of time(tDBSY). Read Status command (standard 70h or alternate 71h) may be issued to find out when the device returns to Ready state by polling the Ready/Busy status bit(I/O 6). Then the next set of data for one of the other planes is inputted with the same command and address sequences. After inputting data for the last plane, actual True Page Program (10h) instead of dumy Page Program command (11h) must be followed to start the programming process. The operation of R/B and Read Status is the same as that of Page Program. Since maximum four pages are programmed simultaneously, pass/fail status is available for each page when the program operation completes. The extended status bits (I/O1 through I/O4) are checked by inputting the Read Multi-Plane Status Register. Status bit of I/O 0 is set to "1" when any of the pages fails. Multi-Plane page Program with "01h" pointer is not supported, thus prohibited.

Figure 13. Four-Plane Page Program





#### Restriction in addressing with Multi Plane Page Program

While any block in each plane may be addressable for Multi-Plane Page Program, the five least significant addresses(A9-A13) for the selected pages at one operation must be the same. Figure 14 shows an example where 2nd page of each addressed block is selected for four planes. However, any arbitrary sequence is allowed in addressing multiple planes as shown in Figure 15.

Figure 14. Multi-Plane Program & Read Status Operation



Figure 15. Addressing Multiple Planes



Figure 16. Multi-Plane Page Program & Read Status Operation



#### Multi-Plane Block Erase

Basic concept of Multi-Plane Block Erase operation is identical to that of Multi-Plane Page Program. Up to four blocks, one from each plane can be simultaneously erased. Standard Block Erase command sequences (Block Erase Setup command followed by three address cycles) may be repeated up to four times for erasing up to four blocks. Only one block should be selected from each plane. The Erase Confirm command initiates the actual erasing process. The completion is detected by analyzing R/B pin or Ready/Busy status (I/O 6). Upon the erase completion, pass/fail status of each block is examined by reading extended pass/fail status(I/O 1 through I/O 4).

Figure 17. Four Block Erase Operation





#### Copy-Back Program

The copy-back program is configured to quickly and efficiently rewrite data stored in one page within the plane to another page within the same plane without utilizing an external memory. Since the time-consuming sequently-reading and its re-loading cycles are removed, the system performance is improved. The benefit is especially obvious when a portion of a block is updated and the rest of the block also need to be copied to the newly assigned free block. The operation for performing a copy-back program is a sequential execution of page-read without burst-reading cycle and copying-program with the address of destination page. A normal read operation with "00h" command and the address of the source page moves the whole 528bytes data into the internal page registers. As soon as the device returns to Ready state, Page-Copy Data-input command (8Ah) with the address cycles of destination page followed may be written. The Program Confirm command (10h) is required to actually begin the programming operation. Copy-Back Program operation is allowed only within the same memory plane. Once the Copy-Back Program is finished, any additional partial page programming into the copied pages is prohibited before erase. A14 and A15 must be the same between source and target page. Figure18 shows the command sequence for single plane operation. "When there is a program-failure at Copy-Back operation, error is reported by pass/fail status. But, if Copy-Back operations are accumulated over time, bit error due to charge loss is not checked by external error detection/correction scheme. For this reason, two bit error correction is recommended for the use of Copy-Back operation."

Figure 18. 1-page Copy-Back program Operation





### Multi-Plane Copy-Back Program

Multi-Plane Copy-Back Program is an extension of one page Copy-Back Program into four plane operation. Since the device is equipped with four memory planes, activating the four sets of 528 bytes page registers enables a simultaneous Multi-Plane Copy-Back programming of four pages. Partial activation of four planes is also permitted.

First, normal read operation with the "00h" command and address of the source page moves the whole 528 byte data into internal page buffers. Any further read operation for transferring the addressed pages to the corresponding page register must be executed with "03h" command instead of "00h" command. Any plane may be selected without regard to "00h" or "03h". Up to four planes may be addressed. Data moved into the internal page registers are loaded into the destination plane addresses. After the input of command sequences for reading the source pages, the same procedure as Multi-Plane Page programming except for a replacement address command with "8Ah" is executed. Since no programming process is involved during data loading at the destination plane address, R/B remains in Busy state for a short period of time(tDBSY). Read Status command (standard 70h or alternate 71h) may be issued to find out when the device returns to Ready state by polling the Ready/Busy status bit(I/O 6). After inputting data for the last plane, actual True Page Program (10h) instead of dummy Page Program command (11h) must be followed to start the programming process. The operation of R/B and Read Status is the same as that of Page Program. Since maximum four pages are programmed simultaneously, pass/fail status is available for each page when the program operation completes. No pointer operation is supported with Multi-Plane Copy-Back Program is finished, any additional partial page programming into the copied pages is prohibited before erase once the Multi-Plane Copy-Back Program is finished.

Figure 19. 4-plane Copy-Back Program







tprog Add.(4Cyc.) (10h)  $A_0 \sim A_7$  &  $A_9 \sim A_{26}$ Destination Address Max. 4 times (4 Cycle Destination Address Input) repeatable tDBSY (11)  $A_0 \sim A_7$  &  $A_9 \sim A_{26}$ Destination Address Add.(4Cyc.)H tDBSY: Typical 1us, Max 10us tobsy, Add.(4Cyc.)((11h) A<sub>0</sub> ~ A<sub>7</sub> & A<sub>9</sub> ~ A<sub>26</sub>
Destination Address (8Ah) Fig 20. Four-Plane Copy-Back Page Program (Continued) 识 A<sub>0</sub> ~ A<sub>7</sub> & A<sub>9</sub> ~ A<sub>26</sub> Source Address Add.( 4Cyc.) 民  $A_0 \sim A_7 \& A_9 \sim A_{26}$ Source Address Add.( 4Cyc.) tR: Normal Read Busy 멊  $A_0 \sim A_7 \& A_9 \sim A_{26}$ Source Address Add.(4Cyc.) ŏ R/B

(11)



#### **READ STATUS**

The device contains a Status Register which may be read to find out whether program or erase operation is completed, and whether the program or erase operation is completed successfully. After writing 70h command to the command register, a read cycle outputs the content of the Status Register to the I/O pins on the falling edge of  $\overline{CE}$  or  $\overline{RE}$ , whichever occurs last. This two line control allows the system to poll the progress of each device in multiple memory connections even when  $R/\overline{B}$  pins are common-wired.  $\overline{RE}$  or  $\overline{CE}$  does not need to be toggled for updated status. Refer to table 4 for specific Status Register definitions. The command register remains in Status Read mode until further commands are issued to it. Therefore, if the status register is read during a random read cycle, a read command(00h or 50h) should be given before sequential page read cycle.

For Read Status of Multi Plane Program/Erase, the Read Multi-Plane Status command(71h) should be used to find out whether multi-plane program or erase operation is completed, and whether the program or erase operation is completed successfully. The pass/fail status data must be checked only in the Ready condition after the completion of Multi-Plane program or erase operation.

Table4. Read Staus Register Definition

| I/O No. | Status            | Definition by 70h Command |                     | Definition by 71h Command |                     |
|---------|-------------------|---------------------------|---------------------|---------------------------|---------------------|
| I/O 0   | Total Pass/Fail   | Pass : "0"                | Fail : "1"          | Pass : "0"(1)             | Fail : "1"          |
| I/O 1   | Plane 0 Pass/Fail | Must be don't -cared      |                     | Pass : "0"(2)             | Fail : "1"          |
| I/O 2   | Plane 1 Pass/Fail | Must be don't -cared      |                     | Pass : "0"(2)             | Fail : "1"          |
| I/O 3   | Plane 2 Pass/Fail | Must be don't -cared      |                     | Pass : "0"(2)             | Fail : "1"          |
| I/O 4   | Plane 3 Pass/Fail | Must be don't -cared      |                     | Pass : "0"(2)             | Fail : "1"          |
| I/O 5   | Reserved          | Must be don't -cared      |                     | Must be don't-cared       |                     |
| I/O 6   | Device Operation  | Busy : "0"                | Ready: "1"          | Busy : "0"                | Ready : "1"         |
| I/O 7   | Write Protect     | Protected : "0"           | Not Protected : "1" | Protected : "0"           | Not Protected : "1" |

NOTE: 1. I/O 0 describes combined Pass/Fail condition for all planes. If any of the selected multiple pages/blocks fails in Program/ Erase operation, it sets "Fail" flag.

2. The pass/fail status applies only to the corresponding plane.

#### Read ID

The device has 2 types of Read ID command, i.e. Read ID (1) command 90h and Read ID (2) command 91h.

The device contains a product identification mode, initiated by writing 90h to the command register, followed by an address input of 00h. Four read cycles sequentially output the manufacture code(ECh), and the device code (79h), Reserved(A5h), Multi plane operation code(C0h) respectively. A5h must be don't-cared. C0h means that device supports Multi Plane operation. The command register remains in Read ID mode until further commands are issued to it.

Read ID (2) command 91h provides Multi-Plane(4-Plane) operations availability. If ID code read out by 91h is 20h, it indicates the device has Multi-Plane(4-Plane) operations.

Figure 21-1 & 21-2 show the operation sequence.

Figure 21-1. Read ID (1) Operation





Figure 21-2. Read ID (2) Operation



#### **RESET**

The device offers a reset feature, executed by writing FFh to the command register. When the device is in Busy state during random read, program or erase mode, the reset operation will abort these operations. The contents of memory cells being altered are no longer valid, as the data will be partially programmed or erased. The command register is cleared to wait for the next command, and the Status Register is cleared to value C0h when  $\overline{\text{WP}}$  is high. Refer to table 5 for device status after reset operation. If the device is already in reset state a new reset command will not be accepted by the command register. The R/B pin transitions to low for tRST after the Reset command is written. Refer to Figure 22 below.

Figure 22. RESET Operation



Table5. Device Status

|                | After Power-up | After Reset              |
|----------------|----------------|--------------------------|
| Operation Mode | Read 1         | Waiting for next command |



### READY/BUSY

The device has a  $R/\overline{B}$  output that provides a hardware method of indicating the completion of a page program, erase and random read completion. The  $R/\overline{B}$  pin is normally high but transitions to low after program or erase command is written to the command register or random read is started after address loading. It returns to high when the internal controller has finished the operation. The pin is an open-drain driver thereby allowing two or more  $R/\overline{B}$  outputs to be Or-tied. Because pull-up resistor value is related to  $tr(R/\overline{B})$  and current drain during busy(ibusy), an appropriate value can be obtained with the following reference chart(Fig 23). Its value can be determined by the following guidance.



Fig 23 Rp vs tr ,tf & Rp vs ibusy

### Rp value guidance

$$Rp(min) = \frac{Vcc(Max.) - VoL(Max.)}{IoL + \Sigma IL} = \frac{3.2V}{8mA + \Sigma IL}$$

where IL is the sum of the input currents of all devices tied to the  $R/\overline{B}$  pin.

Rp(max) is determined by maximum permissible limit of tr



## **Data Protection & Power-up sequence**

The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever Vcc is below about 2V.  $\overline{\text{WP}}$  pin provides hardware protection and is recommended to be kept at V<sub>IL</sub> during power-up and power-down. A recovery time of minimum 10 $\mu$ s is required before internal circuit gets ready for any command sequences as shown in Figure 24. The two step command sequence for program/erase provides additional software protection.

Figure 24. AC Waveforms for Power Transition



